

LMZ21700

# LMZ21700 650mA SIMPLE SWITCHER® Nano Module with 17V Maximum Input Voltage

Check for Samples: LMZ21700

# **FEATURES**

- Integrated Inductor
- Miniature 3.5 mm x 3.5 mm x 1.7 mm Package
- -40°C to 125°C Junction Temperature Range
- Adjustable Output Voltage
- Integrated Compensation
- Requires Only 10µF of Output Capacitance
- Adjustable Soft Start Function
- Starts into Pre-Biased Loads
- Power Good and Enable Pins
- Seamless Transition to Power-Save Mode

# APPLICATIONS

- Point of Load Conversions from 5V and 12V
- Space Constrained Applications
- LDO Replacement

# **ELECTRICAL SPECIFICATIONS**

- Up to 650mA Output Current
- Input Voltage Range 3V to 17V
- Output Voltage Range 0.9V to 6V
- Efficiency up to 95%
- 1.5µA Shutdown Current
- 17µA Quiescent Current

# DESCRIPTION

The LMZ21700 SIMPLE SWITCHER Nano Module is an easy-to-use step-down DC-DC solution capable of driving up to 650mA load in space-constrained applications. Only an input capacitor, an output capacitor, a softstart capacitor, and two resistors are required for basic operation.





#### Load Transient Response 0% to 100% Load Step

|            | LOAD CURRENT |  |  |  |  |
|------------|--------------|--|--|--|--|
| 200 mA/Div | LOAD CURRENT |  |  |  |  |
|            | LOAD CURRENT |  |  |  |  |

# Typical Efficiency for V<sub>IN</sub>=12V





### **Connection Diagram**



DFN-8 pinout

#### **PIN DESCRIPTIONS**

| Pin<br># | Name | Description                                                                                                                                            |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | SS   | Soft-start pin. An external capacitor connected to this pin sets the internal voltage reference ramp time. It can be used for tracking and sequencing. |
| 2        | FB   | Voltage feedback. Connect resistive voltage divider to this pin to set the output voltage.                                                             |

| Pin<br># | Name | Description                                                                                                                                                          |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | PG   | Output power good (High = VOUT ready, Low = VOUT below nominal regulation); open drain (requires pull-up resistor; goes high impedance, when device is switched off) |
| 4        | VOUT | Output Voltage. Connected to one terminal of the integrated inductor. Connect output filter capacitor between VOUT and PGND.                                         |
| 5        | GND  | Ground for the power MOSFETs and gate-drive circuitry.                                                                                                               |
| 6        | VOS  | Output voltage sense pin and connection for the control loop circuitry.                                                                                              |
| 7        | EN   | Enable input (High = enabled, Low = disabled).<br>Internal pull down resistor keeps logic level low if<br>pin is left floating                                       |
| 8        | VIN  | Supply voltage for control circuitry and power stage.                                                                                                                |
|          | PAD  | Electrically connected to GND. Must be soldered to achieve appropriate power dissipation and mechanical reliability.                                                 |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings<sup>(1)(2)</sup>

| U                                          |                                      |
|--------------------------------------------|--------------------------------------|
| VIN                                        | -0.3V to +20V                        |
| EN, SS                                     | -0.3V<br>to (VIN +0.3V)<br>w/20V max |
| FB, PG, VOS                                | -0.3V to 7V                          |
| PG sink current                            | 10mA max                             |
| Junction Temperature (T <sub>J-MAX</sub> ) | +150°C                               |
| Storage Temperature Range                  | −65°C to +150°C                      |
| Maximum Lead Temperature                   | TBD                                  |
| ESD Susceptibility                         | ±2kV                                 |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which

operation of the device is intended to be functional. For guaranteed specifications and test conditions, see the Electrical Characteristics.
(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

### **PIN DESCRIPTIONS (continued)**



SNVS872A - AUGUST 2012 - REVISED OCTOBER 2013

#### Operating Ratings<sup>(1)</sup>

| operating ratinge                            |                 |
|----------------------------------------------|-----------------|
| Input Voltage Range                          | 3V to 17V       |
| Recommended Load Current                     | 0 mA to 650 mA  |
| Junction Temperature (T <sub>J</sub> ) Range | -40°C to +125°C |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For guaranteed specifications and test conditions, see the Electrical Characteristics.

#### **Thermal Properties**

| Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ), SYB08A Package <sup>(1)</sup> | TBD°C/W |
|-----------------------------------------------------------------------------------------|---------|
|                                                                                         |         |

(1) Junction-to-ambient thermal resistance ( $\theta_{JA}$ ) is based on 4 layer board thermal measurements, performed under the conditions and guidelines set forth in the JEDEC standards JESD51-1 to JESD51-11.  $\theta_{JA}$  varies with PCB copper area, power dissipation, and airflow.

# Electrical Characteristics<sup>(1)</sup>

Specifications with standard typeface are for  $T_J = 25^{\circ}$ C only; Limits in **bold face** type apply over the operating junction temperature range  $T_J$  of -40°C to 125°C. Minimum and maximum limits are guaranteed through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 12$ V.

| Symbol                  | Parameter                                     | Conditions                                             | Min <sup>(1)</sup> | Typ <sup>(2)</sup> | Max <sup>(1)</sup> | Units |  |
|-------------------------|-----------------------------------------------|--------------------------------------------------------|--------------------|--------------------|--------------------|-------|--|
| SYSTEM PARAME           | ETERS                                         |                                                        |                    |                    | <u>_</u> _         |       |  |
| Ι <sub>Q</sub>          | Operating quiescent current                   | EN = high, I <sub>OUT</sub> =0mA, device not switching |                    | 17                 | 25                 | μA    |  |
| I <sub>SD</sub>         | Shutdown current                              | EN = low                                               |                    | 1.5                | 4                  | μA    |  |
| VIN <sub>UVLO</sub>     | Input under voltage lock out rising threshold |                                                        | 2.8                | 2.9                | 3                  | V     |  |
| VIN <sub>UVLO-HYS</sub> | Input under voltage lock out hysteresis       |                                                        |                    |                    | 0.2                | V     |  |
| T <sub>SD</sub>         | Thermal shutdown                              | Rising Threshold                                       |                    | 160                |                    | °C    |  |
| T <sub>SD-HYST</sub>    | Thermal shutdown hysteresis                   |                                                        |                    | 20                 |                    | °C    |  |
| CONTROL                 |                                               |                                                        |                    |                    | <b>i</b>           |       |  |
| V <sub>IH, ENABLE</sub> | Enable logic HIGH voltage                     |                                                        | 0.9                |                    |                    | V     |  |
| V <sub>IL, ENABLE</sub> | Enable logic LOW voltage                      |                                                        |                    |                    | 0.3                | V     |  |
| I <sub>LKG</sub>        | Input leakage current                         | EN=VIN or GND                                          |                    | 0.01               | 1                  | μA    |  |
| V <sub>TH_PG</sub>      | Power Good threshold voltage                  | Rising (%VOUT)                                         | 92                 | 95                 | 98                 | %     |  |
|                         |                                               | Falling (%VOUT)                                        | 87                 | 90                 | 93                 | %     |  |
| V <sub>OL_PG</sub>      | Power Good output low voltage                 | I <sub>PG</sub> = -2mA                                 |                    | 0.07               | 0.3                | V     |  |
| I <sub>LKG_PG</sub>     | Power Good leakage current                    | V <sub>PG</sub> =1.8V                                  |                    | 1                  | 400                | nA    |  |
| I <sub>SS</sub>         | Softstart pin source current                  |                                                        | 2.3                | 2.5                | 2.7                | μA    |  |
| POWER STAGE             |                                               | •                                                      |                    |                    |                    |       |  |
| R <sub>DS(ON)</sub>     | High-Side MOSFET ON                           | V <sub>IN</sub> ≥6V                                    |                    | 90                 |                    |       |  |
|                         | Resistance                                    | V <sub>IN</sub> =3V                                    |                    | 120                |                    | mΩ    |  |
|                         | Low-Side MOSFET ON                            | V <sub>IN</sub> ≥6V                                    |                    | 40                 |                    | 0     |  |
|                         | Resistance                                    | V <sub>IN</sub> =3V                                    |                    | 50                 |                    | mΩ    |  |
| L                       | Integrated power inductor value               |                                                        |                    | 2.2                |                    | μH    |  |
| DCR                     | Integrated power inductor DC resistance       |                                                        |                    | 100                |                    | mΩ    |  |
| I <sub>CL</sub>         | Output (DC) current limit                     | TBD                                                    | 0.8                | 0.9                |                    | А     |  |
| OUTPUT                  |                                               | ·                                                      |                    |                    | · ·                |       |  |
| V <sub>REF</sub>        | Internal reference voltage                    |                                                        |                    | 0.8                |                    | V     |  |

Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate National's Average Outgoing Quality Level (AOQL).
Typical numbers are at 25°C and represent the most likely parametric norm.

**PRODUCT PREVIEW** 



www.ti.com

# Electrical Characteristics<sup>(1)</sup> (continued)

Specifications with standard typeface are for  $T_J = 25^{\circ}$ C only; Limits in **bold face** type apply over the operating junction temperature range  $T_J$  of -40°C to 125°C. Minimum and maximum limits are guaranteed through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 12V$ .

| Symbol           | Parameter                                             | Conditions                                                                           | Min <sup>(1)</sup> | Typ <sup>(2)</sup> | Max <sup>(1)</sup> | Units |
|------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|-------|
| SYSTEM PARAMET   | ERS                                                   |                                                                                      |                    |                    |                    |       |
| I <sub>FB</sub>  | Feedback pin leakage current                          | V <sub>FB</sub> =0.8V                                                                |                    | 1                  | 100                | nA    |
| V <sub>OUT</sub> | Initial output voltage accuracy                       | PWM Mode<br>V <sub>IN</sub> ≥V <sub>OUT + 1V</sub>                                   | -1.8               |                    | 1.8                | %     |
|                  |                                                       | Power save mode<br>C <sub>OUT</sub> =22µF                                            | -2.3               |                    | 2.8                | %     |
|                  | Load regulation                                       | $V_{IN}$ =12V, $V_{OUT}$ =3.3V, PWM mode operation                                   |                    | 0.05               |                    | %/A   |
|                  | Line regulation                                       | $3V \le V_{IN} \le 17V$ , $V_{OUT}$ = 3.3V, $I_{OUT}$<br>= 650mA, PWM mode operation |                    | 0.02               |                    | %/V   |
| THERMAL PERFOR   | MANCE                                                 |                                                                                      |                    |                    |                    |       |
| Э <sub>JA</sub>  | Package junction to ambient                           | 10x10mm copper area                                                                  |                    | TBD                |                    |       |
|                  | thermal resistance on PCB<br>with 2 layers            | 15x15mm copper area                                                                  |                    | TBD                |                    | °C/W  |
|                  | 35µm copper thickness<br>5 thermal vias under package | 20x20mm copper area                                                                  |                    | TBD                |                    | 0/11  |



### **System Characteristics**

The following specifications are guaranteed by design providing the component values in the Typical Application Circuit are used ( $C_{IN} = C_{OUT} = 10 \ \mu\text{F}$ ). These parameters are not guaranteed by production testing. Unless otherwise stated the following conditions apply:  $T_A = 25^{\circ}\text{C}$ .

| Symbol                              | Parameter                                                       | Conditions                                                                                                                                       | Min | Тур  | Max | Units    |
|-------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|----------|
| ΔV <sub>OUT</sub> /V <sub>OUT</sub> | Output Voltage Regulation Over<br>Line Voltage and Load Current |                                                                                                                                                  |     | ±TBD |     | %        |
| ΔV <sub>OUT</sub> /V <sub>OUT</sub> | Output Voltage Regulation Over<br>Line Voltage and Load Current | $\begin{array}{l} V_{OUT}=1.8V\\ \Delta V_{IN}=\!\!3V \text{ to } 17V\\ \Delta I_{OUT}=0A \text{ to } 0.65A \end{array}$                         |     | ±TBD |     | %        |
| ΔV <sub>OUT</sub> /V <sub>OUT</sub> | Output Voltage Regulation Over<br>Line Voltage and Load Current | $\begin{array}{l} V_{OUT} = 2.5 V \\ \Delta V_{IN} = 3 V \text{ to } 17 V \\ \Delta I_{OUT} = 0 \text{ A to } 0.65 \text{A} \end{array}$         |     | ±TBD |     | %        |
| ΔV <sub>OUT</sub> /V <sub>OUT</sub> | Output Voltage Regulation Over<br>Line Voltage and Load Current | $\begin{array}{l} V_{OUT}=\!3.3V \\ \Delta V_{IN}=\!5V \text{ to } 17V \\ \Delta I_{OUT}=0A \text{ to } 0.65A \end{array}$                       |     | ±TBD |     | %        |
| ΔV <sub>OUT</sub> /V <sub>OUT</sub> | Output Voltage Regulation Over<br>Line Voltage and Load Current | $ \begin{array}{l} V_{OUT} = \!\! 5V \\ \Delta V_{IN} = \!\! 7V \text{ to } 17V \\ \Delta I_{OUT} = 0 \text{ A to } 0.65 \text{ A} \end{array} $ |     | ±TBD |     | %        |
| 2                                   | Peak Efficiency                                                 | $V_{IN} = 12V, V_{OUT} = 3.3V$<br>$I_{OUT} = 650 \text{ mA}$                                                                                     |     | 87.6 |     | %        |
| η                                   | Light Load Efficiency                                           | $V_{IN} = 12V, V_{OUT} = 3.3V$<br>$I_{OUT} = 1 \text{ mA}$                                                                                       |     | 70   |     | 70       |
| V <sub>OUT</sub> Ripple             | Output voltage ripple                                           | $V_{IN}$ =12V, $V_{OUT}$ = 3.3V<br>$I_{OUT}$ = 650mA                                                                                             |     | tbd  |     | mV pk-pk |
| Line<br>Transient                   | Line transient response                                         | TBD                                                                                                                                              |     | tbd  |     | mV pk-pk |
| Load<br>Transient                   | Load transient response                                         | TBD                                                                                                                                              |     | tbd  |     | mV pk-pk |

TEXAS INSTRUMENTS

www.ti.com



#### Copyright © 2012–2013, Texas Instruments Incorporated



#### SNVS872A - AUGUST 2012 - REVISED OCTOBER 2013

### **APPLICATIONS INFORMATION**



Figure 8. Typical Applications Circuit

#### Overview

The LMZ21700 SIMPLE SWITCHER Nano Module is an easy-to-use step-down DC-DC solution capable of driving up to 650mA load in space-constrained applications. Only an input capacitor, an output capacitor, a softstart capacitor, and two resistors are required for basic operation. The nano module comes in 8-pin DFN footprint package with an integrated inductor. The LMZ21700 architecture is based on DCS-Control (Direct Control with Seamless Transition into Power Save Mode). This architecture combines the fast transient response and stability of hysteretic type converters along with the accurate DC output regulation of voltage mode and current mode regulators.

The LMZ21700 architecture uses Pulse Width Modulation (PWM) mode for medium and heavy load requirements and Power Save Mode (PSM) at light loads for high efficiency. In PWM mode the switching frequency is controlled over the input voltage range. The value depends on the output voltage setting and is typically reduced at low output voltages to achieve higher efficiency. In PSM mode the switching frequency decreases linearly with the load current. Since the architecture of the device supports both operation modes (PWM and PSM) in a single circuit building block, the transition between the modes of operation is seamless with minimal effect on the output voltage.

#### **PWM Mode Operation**

The LMZ21700 operates in PWM mode when the output current is greater than half the inductor ripple current. The operating frequency is nominally set for 2.5MHz. The frequency variation in PWM mode is controlled and depends on the  $V_{IN}$  and  $V_{OUT}$  settings. Refer to the Typical Performance Characteristics section for switching frequency graphs for several typical output voltage settings. As the load current is decreased and the valley of the inductor current ripple reaches 0A the device enters PSM mode of operation to maintain high efficiency.

#### **PSM Mode Operation**

Once the load current decreases the LMZ21700 will transition to Power Save Mode of operation. The device will remain in PSM mode as long as the inductor current is discontinuous. The switching frequency will decrease linearly with the load current. If  $V_{\text{IN}}$  decreases to about 15% above  $V_{\text{OUT}}$  the device will not enter PSM mode and will maintain output regulation in PWM mode.

#### Input Under Voltage Lockout

The LMZ21700 features input voltage lockout (UVLO) circuit. It monitors the input voltage level and prevents the device from switching the power MOSFETs if  $V_{IN}$  is not high enough. The typical  $V_{IN}$  UVLO rising threshold is 2.9V with 200mV of hysteresis.

#### Enable Input (EN)

The Enable pin (EN) pin is weakly pulled down internally through a  $400k\Omega$  resistor to keep EN logic low when the pin is floating. The pull-down resistor is not connected when EN is set high. Once the voltage on the Enable pin (EN) is set High the nano module will start operation. If EN is set Low the LMZ21700 will enter shutdown mode. The typical shutdown quiescent current is  $1.5\mu$ A.

**PRODUCT PREVIEW** 



www.ti.com

## Softstart and Tracking Function (SS)

When EN is set high for device operation the LMZ21700 will start switching after 50µs delay and the output voltage will start rising. The  $V_{OUT}$  rising slope is controlled by the external capacitor Css connected to the Softstart (SS) pin. The nano module has a 2.5µA constant current source internally connected to the SS pin to program the softstart time Tss:

 $\mathsf{T}_{\mathsf{SS}}=\mathsf{C}_{\mathsf{SS}} \ge 1.25 \mathsf{V} \ / \ 2.5 \mu \mathsf{A}$ 

The softstart capacitor voltage is reset to zero when EN is pulled low and when the thermal protection is active.

If tracking function is desired, the SS pin can be used to track external voltage. If the applied external tracking voltage is between 50mV and 1.2V, the FB voltage will follow SS according to the following relationship:  $V_{re} = 0.64 \text{ x} V_{re}$ 

 $V_{FB} = 0.64 \text{ x } V_{SS}$ 

## **Power Good Function (PG)**

The LMZ21700 features a power good function which can be used for sequencing of multiple rails. The PG pin is an open-drain output and requires a pull-up resistor  $R_{PG}$  to  $V_{OUT}$  (or any other external voltage less than 7V). When the nano module is enabled and UVLO is satisfied, the power good function starts monitoring the output voltage. The PG pin is kept at logic low if the output has not reached the proper regulation voltage. Refer to the Electrical Characteristics table for the PG voltage thresholds. The PG pin can sink 2mA of current which sets the minimum limit of the R<sub>PG</sub> resistance value:

 $R_{PG-MIN} = V_{PULL-UP} / 2mA$ 

The PG pin goes high impedance if the device is disabled or the thermal protection is active.

### **Output Voltage Setting**

The output voltage of the LMZ21700 is set by a resistive divider from V<sub>OUT</sub> to GND, connected to the feedback (FB) pin. The output voltage can be set between 0.9V and 6V. The voltage at the FB pin is regulated to 0.8V. The recommended minimum divider current is 2µA. This sets a maximum limit on the bottom feedback resistor  $R_{FBB}$ . Its value should not exceed 400k $\Omega$ . The top feedback resistor  $R_{FBT}$  can be calculated using the following formula:

 $R_{FBT} = R_{FBB} \times (V_{OUT} / 0.8 - 1)$ 

## **Output Current Limit and Output Short Circuit Protection**

The LMZ21700 has integrated protection against heavy loads and output short circuit events. Both, the high-side FET and low-side FET have current monitoring circuitry. If the current limit threshold of the high-side FET is reached, the high-side FET will be turned off and the low-side FET will be turned on to sink the inductor current. Once the current through the low-side FET has decreased below a safe level, the high-side device will be allowed to turn on again. The actual DC output current depends on the input voltage, output voltage, and switching frequency. Refer to the Typical Performance Curves for more information.

#### **Thermal Protection**

The nano module monitors its junction temperature (Tj) and shuts itself off if the it gets too hot. The thermal shutdown threshold for the junction is 160°C. Both, high-side and low-side FETs are turned off until the junction temperature has decreased under the hysteresis level, typically 20°C below the shutdown temperature.

#### **External Components Selection**

#### Input Capacitor (C<sub>IN</sub>)

The LMZ21700 is designed for use with low ESR multi-layer ceramic capacitors (MLCC) for its input filter. Using a 10  $\mu$ F 0805 or larger with 25V or larger rating ceramic input capacitor typically provides sufficient VIN bypass. Use of multiple 4.7  $\mu$ F capacitors can also be considered. Ceramic capacitors with X5R and X7R temperature characteristics are recommended for C<sub>IN</sub>. These provide an optimal balance between small size, cost, reliability, and performance for space sensitive applications. The DC voltage bias characteristics of the capacitors must be considered when selecting the DC voltage rating and case size of these components. The effective capacitance of an MLCC is typically reduced by the DC voltage bias applied across its terminals.



# Output Capacitor (COUT)

Similarly to the input capacitor, it is recommended to use low ESR multi-layer ceramic capacitors for  $C_{OUT}$ . Ceramic capacitors with X5R and X7R temperature characteristics are recommended. Use 10  $\mu$ F or larger value and consider the DC voltage bias characteristics of the capacitor when choosing the case size and voltage rating. For stability, the output capacitor should be in the 10  $\mu$ F – 200  $\mu$ F range.

#### Softstart Capacitor (C<sub>SS</sub>)

The softstart capacitor is chosen according to the desired softstart time. As described in the Softstart and Tracking Function section the softstart time  $T_{SS} = C_{SS} \times 1.25 V / 2.5 \mu A$ .

A minimum  $C_{SS}$  value of 1000pF is required for monotonic  $V_{OUT}$  ramp up.

### Power Good Resistor (R<sub>PG</sub>)

If the Power Good function is used, a pull up resistor  $R_{PG}$  is necessary from the PG pin to an external pull-up voltage.

The minimum R<sub>PG</sub> value is restricted by the pull down current capability.

R<sub>PG-MIN</sub>= V<sub>PULL-UP</sub> / 2mA

The maximum  $R_{PG}$  value is based on the maximum PG leakage current and the minimum "logic high" level system requirements:

 $R_{PG-MAX} = (V_{PULL-UP} - V_{LOGIC-HIGH}) / I_{LKG_PG}$ 

### Feedback Resistors (R<sub>FBB</sub> and R<sub>FBT</sub>)

The feedback resistors  $R_{FBB}$  and  $R_{FBT}$  set the desired output voltage. Choose  $R_{FBB}$  value less than 400k $\Omega$  and calculate the value for  $R_{FBT}$  using the following formula:

 $R_{FBT} = R_{FBB} \times (V_{OUT} / 0.8 - 1)$ 

# **REVISION HISTORY**

Changes from Revision splat (August 2012) to Revision A

10

www.ti.com

Page



13-Oct-2013

# PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)      |                  | (3)           |              | (4/5)          |         |
| LMZ21700SILR     | PREVIEW | uSiP         | SIL     | 8    | 3000    | TBD      | Call TI          | Call TI       | -40 to 125   |                |         |
| LMZ21700SILT     | PREVIEW | uSiP         | SIL     | 8    | 250     | TBD      | Call TI          | Call TI       | -40 to 125   |                |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated